2025-01-23 12:42 AM
Hi,
Ref.manual (RM0477 Rev 8) in chapter 32.3.3 PSSI clock says
In case when PSSI transmitting data, then RDY pin is input.
Datasheet (DS14360 Rev 2) shows setup and hold time of RDY pin (input) referenced to rising edge as well as data pins (outputs).
I think that's a contradiction. So how is it really and to which edge do RDY setup and hold times relate ?
Thanks,
Michal Dudka
2025-01-23 07:28 AM - edited 2025-01-23 07:43 AM
Hello @Michal Dudka,
Thank you for bringing this issue to our attention.
I will check internally this issue between the reference manual and datasheet. And, I will come back to you with details as soon as possible.
Thank you.
Kaouthar
To give better visibility on the answered topics, please click on Accept as Solution on the reply which solved your issue or answered your question.
2025-01-23 07:57 AM
Hello,
Do you mean the description in the reference manual is inverted? and should be:
When CKPOL = 0
– Input pins are sampled on PSSI_PDCK rising edge
– Output pins are driven on PSSI_PDCK rising edge
• When CKPOL = 1
– Input pins are sampled on PSSI_PDCK falling edge
– Output pins are driven on PSSI_PDCK falling edge