2022-03-30 01:52 AM
Hello ~
I'm studying IWDG concept. (STM32F769-EVAl)
First picture is the block diagram of IWDG at reference mannuals (stm32f76xxx, stm32f77xxx). Second picture is IWDG parameter setting using Cube MX.
Thank you, any help might be useful.
Solved! Go to Solution.
2022-03-30 04:01 AM
Welcome, @DKim.30, to the community!
The IWDG and the WWDG have completely different concepts, as they are also explained in the mentioned RM0410 in sections 30 and 31. The most important distinguishing features of the IWDG compared to the WWDG are the clock independent of the system (LSE, HSE, other clock sources) and the non-existing lower limit of the waiting time for the trigger pulse.
By the way, both watchdogs are also explained in training videos - just search for IWDG and WWDG on the STM32F7 Online Training site.
Does it answer your question?
Regards
/Peter
2022-03-30 04:01 AM
Welcome, @DKim.30, to the community!
The IWDG and the WWDG have completely different concepts, as they are also explained in the mentioned RM0410 in sections 30 and 31. The most important distinguishing features of the IWDG compared to the WWDG are the clock independent of the system (LSE, HSE, other clock sources) and the non-existing lower limit of the waiting time for the trigger pulse.
By the way, both watchdogs are also explained in training videos - just search for IWDG and WWDG on the STM32F7 Online Training site.
Does it answer your question?
Regards
/Peter
2022-03-30 05:29 PM
yeap. @Peter BENSCH.
Thank so much.
2022-03-31 01:08 AM
Great!
If the problem is resolved, please mark this topic as answered by selecting Select as best under your preferred answer. This will help other users find that answer faster.
/Peter