2016-03-01 07:52 AM
Rapid
insight into
the datasheet
no problem
,
but
rather
ask:
2016-03-01 08:57 AM
I looks plausible, just, for a 72 MHz F1, there are likely better choices to get a more stable 1MSps
2016-03-01 11:34 AM
I thought about
STM32F103RD on 56MHz, Rdue to 64kB RAM and 56MHz
because
max ADC fadc is 14MHz.2016-03-01 11:18 PM
> This can be realized with DAC and ADC in STM32F103?
In theory, yes. However, ST's DAC implementation has settling rates of about 4 .. 5 us (check the datasheet), you will hit a bandwidth limit here.
2016-03-02 01:43 AM
The devil is in the details.
In datasheet say t setting =3-4us Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB.Expressed in angles, Setting from 0 to 1/2PI and for load R=5kOhm C=50pF. For my sinus wave have transition 250 point to 1/2PiIf use external amplifier for example AD8628 total setting time =Sqrt(tsDAC^2 +tsAMP^2)= Sqrt (4^2+3.3^2)=5.2us max and 4.5us Typ, for code transition from 0 to 4096, 5.2/4096 = 1.27ns/LSB. Biggest change in my sinus wave is 13LSB 16.5ns.2016-03-02 03:27 AM
> The devil is in the details.
Yes, you need to check it for your own application. Just wanted point out the fact that you can feed the DAC DR register much faster than the output can follow. A 3db-bandwidth of 1.0 MHz (or 500kHz) is unrealistic.