cancel
Showing results for 
Search instead for 
Did you mean: 

STM32H7 MIPI DSI maximum clock speed?

bchia
Associate

There is inconsistency in the reference manual and the STM32CubeMX clock configuration tool as to what the maximum clock for the PLL DSI. Reference manual suggests it is 1000 MHz however, when set to that in STM32CubeMX, an error is generated at the PHY DSI lane byte frequency with a maximum of 62MHz instead of an expected 125MHz

5 REPLIES 5

Not 1 GHz, but 1 Gbps via both edges on both lanes​

Tips, Buy me a coffee, or three.. PayPal Venmo
Up vote any posts that you find helpful, it shows what's working..

62 MHz is more of the word delivery clock​

62.5 MHz 32-bpp

83.3 MHz 24-bpp

DSI HOST, 500 MHz clock, signal on both edges, 1x lane 1 Gbps, 2x lane 2 Gbps

2000/24 -> 83.333

Tips, Buy me a coffee, or three.. PayPal Venmo
Up vote any posts that you find helpful, it shows what's working..
bchia
Associate

Yes its DDR on the output clock at but according to the RM the PLL puts out 1GHz. When using those setting CubeMX gives an error so I'm not sure if there is a hardware limitation or just software bug in CubeMX. Don't have hardware yet so can't test at the moment.

0690X00000DYMgJQAX.png0690X00000DYMfzQAH.png

For STM32H7 it is 1Gbps per lane - 2Gbps total.

Is STM32U599 speed same ? and i mean you miss H7

MM1_0-1727452378918.png

STM32H7-Peripheral-DSI HOST interface (DSIHOST)