cancel
Showing results for 
Search instead for 
Did you mean: 

Why SDIO Clock Signal is generating higher radiated emissions?

RDave.2
Associate II

Hello,

We are using STM32F765BI series MCU. We are using SD Card using the SDIO interface. It seems that when the SDIO module is Active (CLK signal is generated at 24MHz), higher emissions are observed in the spectrum. When we disable the SDIO module (Clock stops generating 24 MHZ) then emissions are drastically reduced.

  1. The Trace impedance is 50 Ohm for Clock, command and Data.
  2. Have placed RC filter near to the Clock pin of MCU.
  3. Clock source for SDMMC1 block is from USB48_PLL.

Let us know how we can eliminate the higher emissions.

Regards

Rachit Dave

13 REPLIES 13

>set all pins to SDcard to lowest possible speed. (medium or low) .

+ what speed setting you use ?

If you feel a post has answered your question, please click "Accept as Solution".

we have to use SD clock at 24MHz

nono....the pin speed setting !

here-> medium


_legacyfs_online_stmicro_images_0693W00000blCQNQA2.png

If you feel a post has answered your question, please click "Accept as Solution".
gregstm
Senior III

You could try surface mount ferrite bead + 1nF(?) capacitor (eg. 603 size) as the clock filter - but the higher noise could be just a symptom of other things that might need improving (eg. decoupling, ground plane design,...)