2021-02-17 09:35 PM
Hi,
I would like to provide / route a Timers external Clock Signal to CH1 pin, but only if CH2 is in Active state.
So that it acts kinda like a AND Gate.
Is this possible? If so, how? Is there a sample somewhere I can have a look at?
greetings and thanks,
André
2021-02-18 01:28 PM
Not quite so. What can be done is to input external clock through TIMx_ETR and gate the timer by the slave-mode controller in Gated mode, controlled from CH1 or CH2.
JW