cancel
Showing results for 
Search instead for 
Did you mean: 

How to calculate ADDSET and DATAST according to SRAM timing graph?

Ethan1
Associate II

I use FSMC in STM32F407 to access external SRAM IS62WV51216. I read RM0090 and AN2784, gives me two fomula

tSU means


_legacyfs_online_stmicro_images_0693W00000biwRQQAY.pnghere is the timing graph


_legacyfs_online_stmicro_images_0693W00000biwRfQAI.png
_legacyfs_online_stmicro_images_0693W00000biwRkQAI.pnghere is write timing graph


_legacyfs_online_stmicro_images_0693W00000biwRpQAI.png


_legacyfs_online_stmicro_images_0693W00000biwS4QAI.png

  1. why WE have two falling edges on the left
  2. what dose tSU tV mean,where is it in the timing graph please draw it. My ENglish is not good and I have some issues on reading, don`t understand "Data to FSMC_NEx high low to FSMC_A valid setup time + FSMC_NEx".It is conflict.
  3. Where is ADDSET and DATAST in STM32 parallal in SRAM timing graph, how to calculate ADDSET and DATAST, I really nead your help.


_legacyfs_online_stmicro_images_0693W00000biwQrQAI.png

4 REPLIES 4
Ethan1
Associate II

@A ST Supporter​  @Abdelaziz GOULAHSEN​ 

Ethan1
Associate II

@Tilen Majerle

Ethan1
Associate II

@Majerle

Ethan1
Associate II

@Community member​  @andrewg​  @Majerle