2005-02-17 02:58 AM
Clock duty cycle requirements, DIV2
2005-02-14 04:53 PM
The reference manual states that RCCU_CFR:Div2 is used to ensure a 50% duty cycle.
What, exactly, is the duty cycle requirement for PLL1_in (CSU_CKSEL=1, CK2_16=1)? And for CLK3=CLK2 (CSU_CKSEL=0, CK2_16=1)?2005-02-17 02:58 AM
For the use of PLL1. it is mandatory to use the DIV2 divider. Therefore for configuration CSU_CKSEL=1, CK2_16=1 the 50% duty cycle is guaranteed.
For the case of CSU_CKSEL=0, CK2_16=1, for a 16MHz external oscillator a duty cycle of 60%/40% or 40%/60% should be acceptable.