2017-11-13 05:42 AM
Hello,
according to the datasheet of the LED1642 driver, the LE signal value is defined by the number of CLK rising edges when the LE is 1.
In the datasheet, the figures always show LE signals which are aligned to the first rising clock edge of a new data signal (SDI) (like it is shown in the attached figure).
Is this a requirement we need to meet when implementing a driver? Is it valid, when the LE signal is high for a specified number of clock rising edges in the middle of a data signal block (16 bit)?
best regards
2017-11-21 08:25 AM
Does it matter?
The pictures show 16 clk - high signals, while the LE signal is high for 5 times on each picture. Is this valid?
2017-12-15 04:54 AM
push
2018-01-11 11:30 PM
Do I have to move this topic to somewhere else?
2018-01-12 06:40 AM
These are primarily engineer-to-engineer forums, not a way to access ST's FAEs, so getting answers is somewhat reliant on other sharing similar interests or problems.
There is an online support request form, and this might yield some answers from their internal FAQ and support ticket system.
For engineering support contact your local sales office.